# CE 100 Lab Report 8 Breadboard Construction

## Armando Silva

Tutor: Dawn Hustig-Schultz

Lab Section: Tuesday, Thursday 2:00pm – 4:00pm

Date: March 14th 2016

## **Description:**

The purpose of this lab was to get us to understand and familiarize ourselves with constructing digital systems using breadboards, chips, and wires. For this lab, the systems we created were building and measuring the propagation delay of an inverter, building an edge-triggered flip-flop, and discover the depth design of a FPGA.

Some background into the logic designs I built, **Figure 1**. The first design was, again, to measure the propagation delay of the CMOS inverter. What that means is that the delay is determined by the time it takes to charge and discharge the capacitances present in a logic circuit. In my logic case network, I have put 9 inverters in series together and take the measurement. The reason being for putting so many inverters together is for accuracy measures, the delay will be the time for several transitions and divided by the number of transitions. As well, the inverters may not be the same, so we would want to take a weighted average.



Figure 1

#### 9 inverter Ring Oscillator for Part I of Lab 8

Furthermore, in order to build an edge-triggered flip-flop, I had to understand the logic design behind their sequential circuits. Essentially, I wanted to deal with synchronous sequential logic, which uses states that change in lock step across all storage elements using a clock signal. Given the option to construct an edge triggered flip flop using synchronous sequential logic, I chose to create a positive edge-triggered flip-flop using six NAND gates. The way the circuit is implemented is displayed on **Figure 2**.



Positive Edge Triggered Schematic for Part II of Lab 8

## **Part I: Measuring Propagation Delay**

In order to measure my ring oscillator, I chose to parts that are compatible with my ring oscillator. One which was an output of Figure 1 and ground, thus allowing me to get a waveform of **Figure 3**. From here, we can see figure out the measurements for Part 1. We take the period of the waveform, which is .1 $\mu$ s and calculate frequency using the formula f= 1/period \* 1/ (9 inverters) = 9 \* 10^7 Hz. According to the specified datasheet, they had 9 Nano seconds, which if we take the frequency of that time period; get 1/ (9e-9) = 11 \* 10^7 Hz which was near 9 \* 10^7 Hz. There might has been some human error that calculates with the discrepancy; such as the wires.



#### Figure 3

#### Waveform of Figure 1

#### **Switching Characteristics**

#### • HD74LS04

 $(V_{CC} = 5 \text{ V}, \text{Ta} = 25^{\circ}\text{C})$ 

| Item                   | Symbol           | min. | typ. | max. | Unit | Condition                                     |
|------------------------|------------------|------|------|------|------|-----------------------------------------------|
| Propagation delay time | t <sub>PLH</sub> | -    | 9    | 15   | ns   | C <sub>L</sub> = 15 pF, R <sub>L</sub> = 2 kΩ |
|                        | <b>t</b> PHL     | -    | 10   | 15   | ns   |                                               |

Figure 4

Data Sheet of the HD74LS04 inverters I used



Figure 5
Wiring diagram of Part I of Lab 8

## Part II: Edge Triggered Flip-Flop

Here I constructed a positive edge triggered flip-flop out of HD74LS00 parts. I used the 8 nor gates explained in the previous part and used LEDs to indicated the logic level of my flip-flops. I used the resistor with the bands as followed (Brown, Black, Red, Gold) which is 1 kilo ohm and 5% tolerance. The way I arrived at their values was that we had a 5 Volt generator and the data sheet specified the current being at max 400 micro amps. Using ohm's law, V/ I = theoretical resistor value to be 1250 ohms, which with the resistor tolerance can withstand that current flow.

### **Electrical Characteristics**

 $(Ta = -20 \text{ to } +75 \text{ }^{\circ}\text{C})$ 

| Item           | Symbol | min. | typ.* | max.          | Unit | Condition                                                                    |                                                 |  |
|----------------|--------|------|-------|---------------|------|------------------------------------------------------------------------------|-------------------------------------------------|--|
| Input voltage  | VIH    | 2.0  | _     | - SSSS        | V    |                                                                              |                                                 |  |
|                | VIL    | _    | _     | 0.8           | V    |                                                                              |                                                 |  |
| Output voltage | VoH    | 2.7  |       | (F <u></u> S) | V    | V <sub>CC</sub> = 4.75 V, V <sub>IL</sub> = 0.8 V, I <sub>OH</sub> = -400 μA |                                                 |  |
|                | VoL    | _    | -     | 0.5           | ٧    | I <sub>OL</sub> = 8 mA                                                       | V <sub>CC</sub> = 4.75 V, V <sub>IH</sub> = 2 V |  |
|                |        | -    | _     | 0.4           |      | I <sub>OL</sub> = 4 mA                                                       |                                                 |  |

Figure 6

#### The HD74LS00 datasheet

#### Pin Arrangement



Figure 7

The wiring diagram for Part II of Lab 8

#### Conclusion

This lab helped demonstrate the physical design of a ring oscillator along with a positive edge triggered flip flop. Using Texas instrument manuals, I was able to build and create these circuits along with compare theoretical values with experimental values. For example, I used the datasheet to come up with a theoretical value resistor, along with using ohm's law to help not fry my LEDs. As well, the delay time in the datasheet helped me come up with the theoretical value of the frequency, which helped me predict what the waveform of Part I should look like. Through these theoretical results, I was successful in creating a physical logic design and was close enough with my experimental values.

Along with that I learned that the grader grades strict like there is no tomorrow. As for me, I finally finished the class and finally won't have such a rough time with these graders. Hope you can relax in life and enjoy it. Best Armando.

# Appendix:



Page 1 of my Lab Notebook



Page 1 of my Lab Notebook